# An Analysis of the Performance Impact of Wrong-Path Memory References on Out-of-Order and Runahead Execution Processors

Onur Mutlu, Student Member, IEEE, Hyesoon Kim, Student Member, IEEE, David N. Armstrong, and Yale N. Patt, Fellow, IEEE

Abstract—High-performance, out-of-order execution processors spend a significant portion of their execution time on the incorrect program path even though they employ aggressive branch prediction algorithms. Although memory references generated on the wrong path do not change the architectural state of the processor, they affect the arrangement of data in the memory hierarchy. This paper examines the effects of wrong-path memory references on processor performance. It is shown that these references significantly affect the IPC (Instructions Per Cycle) performance of a processor. Not modeling them leads to errors of up to 10 percent (4 percent on average) in IPC estimates for the SPEC CPU2000 integer benchmarks on an out-of-order processor and errors of up to 63 percent on a runahead-execution processor. In general, the error in the IPC increases with increasing memory latency and instruction window size. We find that wrong-path references are usually beneficial for performance because they prefetch data that will be used by later correct-path references. L2 cache pollution is found to be the most significant negative effect of wrong-path references. Code examples are shown to provide insights into how wrong-path references affect performance. We also show that it is crucial to model wrong-path references to accurately estimate the performance improvement provided by runahead execution.

Index Terms—Single data stream architectures, speculative execution, runahead execution, processor performance modeling.

#### 1 Introduction

IGH-PERFORMANCE processors employ aggressive branch **⊥** prediction techniques in order to exploit high levels of instruction-level parallelism. Unfortunately, even with low branch misprediction rates, these processors spend a significant number of cycles fetching instructions from the mispredicted (i.e., wrong) program path. The leftmost bar in Fig. 1 shows the percentage of fetch cycles spent fetching wrong-path instructions in the SPEC2000 integer benchmarks. The middle and rightmost bars of Fig. 1 show the percentage of instructions fetched and executed on the wrong path.1 On average, even with a 4.2 percent conditional branch misprediction rate and a 24 percent indirect branch misprediction rate, the evaluated processor spends 47 percent of its fetch cycles fetching wrong-path instructions. Fifty-three percent of all fetched instructions and 17 percent of all executed instructions are on the wrong path. Six percent of all executed instructions are wrongpath data memory access instructions (loads and stores).

Although wrong-path data and instruction memory references do not change the architectural state of the machine, they can affect the arrangement of data in the memory hierarchy. In this paper, we examine the effect of

- 1. Machine configuration and simulation methodology are described in Section 3.
- The authors are with the Department of Electrical and Computer Engineering, University of Texas at Austin, Austin, TX 78712.
   E-mail: {onur, hyesoon, dna, patt}@ece.utexas.edu.

Manuscript received 5 Feb. 2005; revised 24 June 2005; accepted 27 June 2005; published online 14 Oct. 2005.

For information on obtaining reprints of this article, please send e-mail to: tc@computer.org, and reference IEEECS Log Number TC-0035-0205.

wrong-path memory references on the performance of a processor. In particular, we seek answers to the following questions:

- 1. How important is it to correctly model wrong-path memory references? What is the error in the predicted performance if wrong-path references are not modeled?
- 2. Do wrong-path memory references affect performance positively or negatively? What is the relative significance on performance of prefetching, bandwidth consumption, and pollution caused by wrong-path references?
- 3. What kind of code structures lead to the positive effects of wrong-path memory references?
- 4. How do wrong-path memory references affect the performance of a runahead execution processor [7], [18] which implements an aggressive form of speculative execution?

Our results indicate that wrong-path memory references significantly affect processor performance and not modeling them may lead to errors of up to 10 percent in IPC estimates for an out-of-order processor and up to 63 percent in IPC estimates for a runahead execution processor. Although they have a positive effect on performance for most of the benchmarks due to prefetching, wrong-path references negatively impact performance for a few others. We analyze the causes for the positive and negative performance impact. We identify pollution in the L2 cache as the dominant negative effect of wrong-path references and present code examples to illustrate the prefetching effects. We find that not modeling wrong-path references



Fig. 1. Percentage of fetch cycles spent on the wrong path, percentage of instructions fetched on the wrong path, and percentage of instructions (memory and nonmemory) executed on the wrong path in the baseline processor for SPEC 2000 integer benchmarks.

results in significant underestimation of the performance improvement provided by runahead execution.

#### 2 RELATED RESEARCH

Previous work in the area of analyzing the effects of wrong-path memory references on processor performance generally focused on evaluating the performance impact in terms of cache hit rates. Only a few researchers studied the impact of wrong-path references on overall processor performance, usually using processor models and main memory latencies that are unrealistic by today's standards. Also, the previous studies did not identify the exact reasons why wrong-path references reduce performance or what kind of program constructs lead to the prefetching effects. No previous work we are aware of examined the effect of wrong-path references in a runahead execution processor that implements very aggressive speculative execution. This paper makes four major contributions to the research in speculative execution:

- 1. It analyzes the overall performance impact of wrong-path memory references with realistic main memory latencies and instruction window sizes for current and near-future processors.
- 2. It identifies the major reason (L2 cache pollution) as to why wrong-path memory references sometimes reduce performance.
- It provides insights into why wrong-path memory references increase performance by providing code examples from real programs that show why wrongpath memory references provide prefetching benefits.
- 4. It examines the overall performance impact of wrong-path memory references in a runahead execution processor and shows that modeling wrong-path memory references is crucial to get an accurate estimate on the performance improvement provided by runahead execution.

Several papers examined the effect of speculative execution on cache and processor performance. We hereby provide a brief survey of related research and discuss its relation to this paper.

## 2.1 Related Research on Wrong-Path Memory References

Butler [3] compared the performance of trace-driven versus execution-driven simulation for the SPEC89 integer benchmarks on a machine with a 10-cycle memory latency. Butler showed that, in general, execution-driven simulation performs worse than trace-driven simulation and the main reason for this is pollution of the branch prediction structures. However, a performance improvement is observed on one benchmark, gcc, when the instruction and data caches are speculatively updated, but the branch prediction structures are not speculatively updated. We confirm the result that speculative memory references can improve performance and find that the beneficial effects are even more pronounced with longer memory latencies.

Pierce and Mudge [19] studied the effect of wrong-path memory references on cache hit rates. They developed a tool used to simulate wrong-path memory accesses and used this tool to show that wrong-path memory accesses allocate useful data and instruction cache blocks 50 percent of the time on the SPEC92 C benchmarks. Their study used trace-driven simulation, which leads to inaccuracies in modeling the wrong-path effects. Since trace-driven simulators cannot execute wrong-path instructions, Pierce and Mudge injected a fixed number of instructions to emulate the wrong path. This is not realistic, as pointed out in [6], because the number of instructions executed on the wrong path is not fixed in a real processor. In this paper, we use an execution-driven simulator that faithfully models the wrong-path execution as it would happen in a real processor.

Combs et al. [6] also studied the effects of wrong-path memory references on cache behavior and processor performance. Similarly to our results, they found that wrong-path references are beneficial for performance in some benchmarks, but detrimental to performance in some others. On average, they reported that wrong-path references are beneficial for performance, increasing the average IPC slightly by 1 percent on SPEC95 integer benchmarks. Combs et al. did not examine the wrong-path effects on processors with main memory latencies longer than 150 cycles. We show that, with the longer memory latencies seen in the state-of-the-art processors [24], wrong-path memory references have a more significant impact on processor performance. We also analyze in detail the causes of the positive impact of wrong-path references, providing code examples from benchmarks and the causes of the negative impact of wrong-path references.

Pierce and Mudge [20] introduced an instruction cache prefetching mechanism which leverages the usefulness of wrong-path instruction memory references. Their mechanism fetches both the fall-through and target addresses of conditional branch instructions, i.e., they prefetch both the correct-path and wrong-path instructions. They found that wrong-path prefetching improves performance by up to 4 percent over a next-line prefetching mechanism. Pierce and Mudge observed that the effectiveness of wrong-path prefetching increases as the memory latency is increased.

Lee et al. [12] studied instruction cache fetch policies on a processor with speculative execution using a cache simulator. They found that the prefetching benefit of wrong-path

| Pipeline width          | 8 inst./cycle fetch/exec/commit, 8 functional units        |  |  |  |
|-------------------------|------------------------------------------------------------|--|--|--|
| Pipeline length         | 20 stages (i.e., min. 20-cycle branch mispred. penalty)    |  |  |  |
| Instruction window size | 128-entry reorder buffer, ld/st buffer, and register file  |  |  |  |
| Cond. branch predictor  | 64K-entry gshare [14], 64K-entry PAs [25] hybrid           |  |  |  |
| Branch target predictor | 4K-entry BTB, stores type and target for direct branches   |  |  |  |
| Indirect branch pred.   | 64K-entry, 4-way target cache [4] and 32-entry RAS         |  |  |  |
| Branch pred. updates    | Only global history and RAS are updated speculatively      |  |  |  |
| Fetch behavior          | Stall on BTB miss, target cache miss, or I-cache miss      |  |  |  |
| L1 Instruction Cache    | 64KB, 4-way, 8 banks, 2-cycle, LRU repl, 1 read/write port |  |  |  |
| L1 Data Cache           | 64KB, 4-way, 8 banks, 2-cycle, LRU repl, 4 read/1 wr. port |  |  |  |
| L2 Unified Cache        | 1MB, 8-way, 8 banks, 10-cycle, LRU repl, 1 read/write port |  |  |  |
| Cache parameters        | 64 byte blocks for all caches; the hierarchy is inclusive  |  |  |  |
| Memory request buffers  | 128 buffers that hold L1 and L2 miss requests              |  |  |  |
| Processor-memory bus    | 32-byte, split-transaction, 100-cycle one-way latency      |  |  |  |
| Main memory             | 32 DRAM banks, 300-cycle bank access latency               |  |  |  |

TABLE 1
Baseline Processor Configuration

instruction cache misses outweighs their pollution effect, measured in terms of instruction cache hit rate. They did not examine the impact of wrong-path instruction cache references on overall IPC performance.

Bahar and Albera [1] investigated a method of capturing the beneficial aspects of speculative memory references while avoiding the pollution effects of wrong-path memory accesses. They assumed a priori that wrong-path references degrade performance. Their mechanism uses a branch confidence predictor to indicate when the processor is likely on the wrong path, in which case, the results of all memory accesses are placed into a separate fully associative 16-entry buffer. A maximum performance improvement of 3.4 percent is observed when the results of all wrong-path references are stored in the separate buffer. However, this performance improvement is primarily due to the additional associativity provided by the separate buffer [1]. We refute Bahar and Albera's assumption that wrong-path references always degrade performance and show that wrong-path references do benefit performance in many cases.

Moudgill et al. [15] investigated the effect wrong-path memory accesses have on IPC and data cache miss rates. Their objective was to determine whether, in light of speculative execution, trace-driven simulators can accurately inform the design decisions made during processor development. They compared the IPC of a processor running the SPEC95 integer benchmarks with and without wrong-path memory accesses; their memory latency was 40 cycles. They found that the IPC difference is negligible in all but one case (an unexplained outlier with a difference of 4 percent in IPC occurs for the benchmark compress). We show that processor performance is less sensitive to wrong-path memory accesses when using low memory latencies, hence the negligible differences in IPC reported by Moudgill et al.

Sendag et al. [22] proposed the use of a fully associative *Wrong Path Cache* to eliminate the cache pollution caused by wrong-path load references. Similarly to Bahar and Albera's proposal [1], this cache is accessed in parallel with the L1 data cache. Data brought into the processor by wrong-path load instructions and evicted from the L1 cache are both stored in the Wrong Path Cache. Hence, the Wrong Path Cache serves both as a victim cache [9] and a buffer to store data fetched by wrong-path load references. This approach eliminates the pollution caused by wrong-path

load references in the L1 cache, but does not eliminate the pollution caused in the L2 cache, which is a bigger problem, as we describe in this paper.

We [16] proposed using the first-level caches as filters to reduce the second-level cache pollution caused by speculative memory references, including both wrong-path and hardware prefetcher references. Our mechanism takes advantage of the observation—made in this paper—that first-level cache pollution caused by speculative references is less detrimental to performance than second-level cache pollution. This approach reduces the L2 cache pollution caused by speculative references both for out-of-order and runahead processors, without requiring additional storage for the data fetched by speculative references.

## 2.2 Related Research on the Other Effects of Wrong-Path Execution

Jourdan et al. [11] analyzed the effects of wrong-path execution on the branch prediction structures. They found that control-flow instructions executed on the wrong-path cause pollution in the return address stack and the global branch history register, which results in performance degradation. To alleviate this problem, they proposed mechanisms to recover the state of the return address stack and the global branch history register upon a branch misprediction recovery. In this paper, we focus on the effects of wrong-path execution on the memory hierarchy.

Manne et al. [13] observed that execution down the wrong program path results in a significant increase in the number of executed instructions, which they called *extra work*. Their observation is similar to the observations made in this paper with regard to the number of instructions executed on the wrong path. Manne et al. proposed *pipeline gating* to reduce the extra work performed in the processor pipeline due to branch mispredictions. They showed that *pipeline gating* reduces the number of extra executed instructions, thereby reducing the overall energy consumed by the processor.

Last, Bhargava et al. [2] observed that the major disadvantage of trace-driven simulation is its inability to model the fetch and execution of wrong-path instructions. They proposed a method for augmenting a trace-driven simulator to model the effects of wrong-path execution, including most memory references from the wrong path. Such a method provides the correctness benefit of modeling



Fig. 2. Memory system modeled for evaluation.

*some* wrong-path memory references while still preserving the speed of fast trace-driven simulation.

#### 3 EXPERIMENTAL METHODOLOGY

For the analyses in this paper, we use an execution-driven simulator capable of accurately fetching and executing instructions on the wrong path and correctly recovering from mispredictions that occur on the wrong path. The baseline processor is an aggressive out-of-order, superscalar processor. The configuration of this processor is shown in Table 1.

The memory system we model is shown in Fig. 2. At most, 128 I-Cache and D-Cache requests may be outstanding. These requests may reside in any of the four queues in the memory system. Two of these queues, the L2 Request Queue and the Bus Request Queue are priority queues where requests generated by older instructions have higher priority. Such prioritization is fairly easy to implement on-chip and reduces the probability of a full window stall by servicing older instructions' requests earlier. The bus is pipelined, split-transaction, 256-bit wide, and has a one-way latency of 100 processor cycles. At most two requests can be scheduled onto the bus every bus cycle, one from the Bus Request Queue and one from the Memory Controller. Processor frequency is four times the bus frequency. The Memory Controller takes memory requests from the bus and schedules accesses to DRAM banks. Requests to independent banks can be serviced in parallel.

Requests to the same bank are serialized and serviced in FIFO order. We model 32 DRAM banks, each with an access latency of 300 processor cycles. Hence, the round-trip latency of an L2 miss request is a minimum of 500 processor cycles (300-cycle memory access + 200-cycle round-trip on the bus) without any queuing delays and bank conflicts. On an L2 cache miss, the requested cache line is brought into both the L2 cache and the first-level cache that initiated the request. The L2 cache is inclusive of the L1 caches.<sup>2</sup> A store instruction request that misses the data cache or the L2 cache allocates a line in the respective cache. A store instruction initiates a fetch request for the cache line it needs once its effective address is available. Therefore, store instructions can generate speculative memory requests like load instructions do. Write-back requests from D-Cache are inserted into the L2 Request Queue and write-back requests from the L2 Cache are inserted into the Bus Request Queue as bandwidth becomes available from instruction and data fetch requests.

The experiments were run using the 12 SPEC CPU2000 integer benchmarks compiled for the Alpha ISA with the -fast optimizations and profiling feedback enabled. We did not study the floating-point applications since they have very high branch prediction accuracies and therefore do not spend a significant portion of their execution time on the wrong program path. The benchmarks were run to completion with the test input set to reduce simulation time.<sup>3</sup> Important characteristics of each benchmark are shown in Table 2.

#### 4 Wrong Path: To Model or Not to Model

In this section, we measure the error in IPC if wrong-path memory references are not simulated. We also evaluate the overall effect of wrong-path memory references on the IPC (retired Instructions Per Cycle) performance of a processor. We investigate how the effects of wrong-path references change with memory latency and instruction window size. In order to isolate the effects of wrong-path memory references, we ensure that wrong-path execution can only affect the execution on the correct path through changes in the memory system. Any other state that is updated speculatively during wrong-path execution is restored upon recovery from misprediction.<sup>4</sup>

Fig. 3 shows the percent error in the IPC performance of the baseline processor for three different minimum memory latencies (250, 500, and 1,000 cycles) when wrong-path memory references are not modeled at all.<sup>5</sup> A positive error means that the IPC obtained when wrong-path references

2. We also examined exclusive L1 and L2 caches. The results for an exclusive cache hierarchy are presented in Section 4.3.

3. We have also performed evaluations using the reference input set and found very similar results. For brevity, these results are not presented. The major conclusions of our study—summarized in Section 7—are the same for both reference and test input sets.

4. In particular, the state of the speculatively updated branch prediction structures (the return address stack and the global history register) is recovered upon misprediction recovery. Jourdan et al. [11] found that not recovering the state of these structures can result in significant performance degradation. For an analysis of the effect of wrong-path execution on branch prediction structures, we refer the reader to [11].

5. Not modeling the wrong-path memory references is accomplished by stalling the fetch stage until a mispredicted branch is resolved and machine state is recovered. In effect, Fig. 3 shows the difference in IPC when tracedriven simulation is used instead of the baseline execution-driven simulation.

|           | Inst. | BP misp | L2 miss | DC miss | IC miss | Baseline | IPC with prefetcher |         |
|-----------|-------|---------|---------|---------|---------|----------|---------------------|---------|
| Benchmark | count | rate    | rate    | rate    | rate    | IPC      | (see Section 4.2)   |         |
| gzip      | 366 M | 5.89    | 0.28    | 5.20    | 0.00    | 2.00     | 2.09                | (+5%)   |
| vpr       | 567 M | 11.65   | 0.42    | 10.90   | 0.00    | 1.20     | 1.24                | (+3%)   |
| gcc       | 218 M | 9.84    | 0.46    | 1.95    | 2.46    | 1.34     | 1.35                | (+1%)   |
| mcf       | 173 M | 13.31   | 28.86   | 53.62   | 0.00    | 0.30     | 0.37                | (+24%)  |
| crafty    | 498 M | 5.18    | 0.12    | 1.65    | 0.92    | 2.47     | 2.47                | (0%)    |
| parser    | 412 M | 8.89    | 0.87    | 5.48    | 0.08    | 1.20     | 1.56                | (+31%)  |
| eon       | 129 M | 1.15    | 0.05    | 0.03    | 0.09    | 3.16     | 3.19                | (+1%)   |
| perlbmk   | 99 M  | 3.27    | 0.11    | 3.06    | 4.35    | 2.24     | 2.27                | (+1%)   |
| gap       | 404 M | 1.46    | 4.64    | 4.76    | 0.03    | 1.06     | 2.82                | (+167%) |
| vortex    | 165 M | 1.42    | 3.47    | 5.60    | 2.01    | 1.45     | 2.07                | (+42%)  |
| bzip2     | 418 M | 8.05    | 1.53    | 5.80    | 0.00    | 1.03     | 1.25                | (+21%)  |
| twolf     | 279 M | 8.87    | 0.02    | 0.09    | 0.04    | 1.92     | 1.92                | (0%)    |

TABLE 2 Characteristics of the Simulated Benchmarks

The table shows the number of retired instructions; branch mispredictions (for conditional and indirect branches together), L2, D-Cache (DC), and I-Cache (IC) misses per 1,000 retired instructions on the baseline processor for the simulated benchmarks.

are not modeled is higher than the IPC obtained when they are modeled (i.e., a positive error implies wrong-path references are detrimental to performance).

Fig. 3 shows that error in IPC estimates can be quite significant for some benchmarks if wrong-path memory references are not modeled. For instance, the IPC obtained for mcf without wrong-path references is 8 percent lower than the IPC obtained with wrong-path references for a 250cycle memory latency. Error in the average IPC6 can be as much as 3.5 percent for a 1,000-cycle memory latency. Error in IPC generally increases as memory latency increases, which suggests that modeling wrong-path references will be even more important in future processors with longer latencies to memory. This is because, with increased memory latencies, the positive and negative effects of wrong-path memory operations become more pronounced in terms of their contribution to execution cycles. For instance, a wrong-path reference that generates a memory request that is later used by a correct-path reference, and thus saves 1,000 cycles, affects the IPC more than one which saves only 250 cycles. Mcf, where error decreases as memory latency increases, is an exception. In this benchmark, long-latency cache misses caused by wrong-path references delay the servicing of correct-path misses by consuming bandwidth and resources. This bandwidth contention becomes more significant at longer memory latencies, therefore performance improvement due to wrong-path references is reduced with increased memory latency.

Fig. 3 also shows that wrong-path references have a positive effect on overall processor performance for many of the benchmarks, especially for mcf, parser, and perlbmk. The only benchmarks where wrong-path references have a significant negative effect on IPC are vpr and gcc.

Fig. 4 shows that the percentage (and, therefore, the number<sup>7</sup>) of executed wrong-path instructions does not significantly increase with increased memory latency. This is due to the limited instruction window size of 128. When the processor remains on the wrong path for hundreds of

6. The rightmost set of bars in Fig. 3 shows the error in the average IPC,

L2 cache miss, the processor incurs a full window stall due to its limited window size. Hence, increasing the memory latency does not increase the number of executed wrongpath instructions. However, increasing the memory latency does increase the contribution wrong-path memory references make to the number of execution cycles, as explained above. To determine the effect of an increased number of wrong-path instructions on performance estimates, we next evaluate processors with larger instruction windows that allow the execution of more instructions on the wrong path.

#### Effect of Wrong-Path Memory References in **Larger Instruction Windows**

Future processors will have larger instruction windows to exploit even higher levels of instruction-level parallelism. A larger instruction window would change the effect of wrong-path memory references on performance in two major ways:

- 1. A larger window allows more wrong-path references to be executed by decreasing the number of full window stalls encountered on the wrong path. If references that occur later on the wrong path have positive effects, such as prefetching, a larger window could increase the positive impact of wrong-path references on IPC. On the other hand, if later wrongpath references have negative effects, such as pollution, IPC could be negatively affected.
- With a larger window, the processor is better able to tolerate the negative effects caused by wrong-path memory references.

Fig. 5 shows the error in IPC estimates for processors with three different instruction window sizes when wrongpath memory references are not modeled.<sup>8</sup> Error in IPC is almost 10 percent in mcf for a window size of 512. Aside from a couple of exceptions, notably perlbmk and gcc, error in IPC generally increases with increasing window size if wrong-path memory references are not modeled. With a larger instruction window, the processor is able to execute more memory operations on the wrong path, as shown in

cycles due to a mispredicted branch dependent on an

not the average of the error.

<sup>7.</sup> Because the number of executed correct-path instructions is always constant for a benchmark.

<sup>8.</sup> Memory latency is fixed at 500 cycles for these simulations. When the instruction window size is increased in the baseline processor, the sizes of other processor buffers (the load/store buffer, the register file, and the memory request buffers) are also proportionally increased.



Fig. 3. Error in the IPC of the baseline processor for three different memory latencies if wrong-path memory references are not simulated.



Fig. 4. Percentage of executed wrong-path instructions out of all executed instructions for three different memory latencies.

Fig. 6, which changes the impact of wrong-path memory references on IPC.

How the increase in the number of executed wrong-path references affects IPC depends on the usefulness of the extra references executed. In perlbmk, memory references executed further down on the wrong path start canceling out the positive prefetching effects of the operations executed earlier. Therefore, with a larger instruction window, wrong-path memory references have a less positive effect on IPC in perlbmk. On the other hand, we see the opposite effect in vpr, mcf, parser, vortex, and bzip2. Wrong-path references executed further down on the wrong path are useful for correct-path operations encountered after the processor resolves the mispredicted branch for these five benchmarks.

#### 4.2 Effect of Hardware Prefetching

So far, to simplify the analysis, we have assumed that the baseline processor does not employ any hardware prefetching technique. Aggressive hardware prefetchers are commonly implemented in modern microprocessors and they significantly increase processor performance, as shown by the IPC data in Table 2. Therefore, we would like to understand the impact of wrong-path memory references on processors that employ hardware prefetching. To quantify this impact, we modified our baseline processor model to include an aggressive stream prefetcher similar to the one described by Tendler et al. [23].

9. The stream prefetcher we model has 32 stream buffers, where each stream buffer can stay 64 cache lines ahead of the processor's data access stream. A stream buffer is allocated on an L2 cache miss. The stream buffers are trained with L2 cache accesses. For more information about the stream prefetching algorithm employed, see Tendler et al. [23].



Fig. 5. Error in the IPC of the baseline processor for three different instruction window sizes if wrong-path memory references are not simulated.

Fig. 7 shows the error in IPC estimates for the baseline processor with stream prefetching when wrong-path memory references are not modeled. Wrong-path references, in general, positively impact the performance of processors with stream prefetchers. The performance impact of wrong-path references on processors with prefetching (Fig. 7) is very similar to their performance impact on processors that do not employ prefetching (Fig. 3). This is partly because the stream prefetcher is not able to capture the prefetches that are generated by wrongpath memory references and partly because wrong-path memory references do not significantly affect the prefetches generated by the stream prefetcher. We conclude that stream prefetching does not significantly change the performance impact of wrong-path memory references (i.e., the performance impact of wrong-path references and the performance impact of the stream-prefetcher are orthogonal). This conclusion is also supported by the error in IPC when wrong-path references are not modeled on larger instruction-window processors that employ stream prefetching (shown in Fig. 8).

#### 4.2.1 Effect of Wrong-Path Memory References on the Hardware Prefetcher

The hardware prefetcher we evaluated is updated speculatively. In other words, wrong-path memory references affect the state of the prefetcher and can create new stream buffers or train the existing stream buffers. This section



Fig. 6. Percentage of executed wrong-path instructions out of all executed instructions for three different instruction window sizes.



Fig. 7. Error in the IPC of the baseline processor with a stream prefetcher for three different memory latencies if wrong-path memory references are not simulated.

quantifies the performance impact of updating the hardware prefetcher state with wrong-path memory references.

Fig. 9 shows the change in IPC if wrong-path memory references are not allowed to update the state of the hardware prefetcher. On average, not allowing the wrongpath references to update the prefetcher state results in a very slight IPC degradation of 0.1 percent for a 1,000-cycle memory latency. Hence, the average effect of wrong-path memory references on the hardware prefetcher performance is small. However, if wrong-path references negatively impact the overall performance of a benchmark, updating the prefetcher with wrong-path references also degrades performance. For vpr and gcc, the two benchmarks for which wrong-path references negatively impact performance (as shown in Fig. 3), updating the prefetcher with wrong-path references reduces performance. Only parser, a benchmark where wrong-path references are very useful (as shown in Fig. 3), significantly benefits from the update of the prefetcher with wrong-path references.

#### 4.3 Effect of an Exclusive Cache Hierarchy

We also evaluate the performance impact of wrong-path memory references on a processor with an exclusive cache hierarchy [10]. Fig. 10 shows the error in IPC estimates for the baseline processor with exclusive L1 and L2 caches when wrong-path memory references are not modeled. The performance impact of wrong-path memory references on processors with exclusive L1 and L2 caches (Fig. 10) is slightly smaller than that on processors with inclusive L1



Fig. 8. Error in the IPC of the baseline processor with a stream prefetcher for three different instruction window sizes if wrong-path memory references are not simulated.



Fig. 9. Change in the IPC of the baseline processor with a stream prefetcher if wrong-path memory references are not allowed to update the state of the prefetcher.

and L2 caches (Fig. 3). For example, with a 1,000-cycle memory latency, the average IPC error when wrong-path references are not modeled is 3.4 percent for an exclusive hierarchy versus 3.5 percent for an inclusive hierarchy. An exclusive hierarchy provides a slightly larger on-chip cache space (1MB L2 + 64KB L1 caches) than an inclusive hierarchy (1MB effective cache space), but this does not significantly change the performance impact of wrong-path memory references.

#### 5 ANALYSIS

We have shown that wrong-path memory references affect processor performance significantly. It is important to understand *why* that is the case, if we would like to build mechanisms that can take advantage of the positive effects and that can reduce the negative effects. In this section, we analyze the reasons behind the positive or negative impact that wrong-path references have on performance.

#### 5.1 Bandwidth and Resource Contention

Wrong-path references can use bandwidth and resources and thus get in the way of correct-path references by delaying the servicing of correct-path memory requests. To examine how much the bandwidth and resource contention caused by wrong-path references affects IPC, we simulated an idealized unrealistic processor which always gives lower priority to wrong-path references everywhere in the memory system. In this model, wrong-path references



Fig. 10. Error in the IPC of the baseline processor with an exclusive cache hierarchy for three different memory latencies if wrong-path memory references are not simulated.



Fig. 11. Number of data cache misses for the baseline (leftmost bar for each benchmark) and a model that does not execute wrong-path references (rightmost bar for each benchmark).

never get in the way if there are correct-path references outstanding. If a resource, such as a queue entry, is tied up by a wrong-path reference and a correct-path reference needs that resource, the model allocates the resource to the correct-path reference. We compared the performance of this idealized model to the baseline processor. We found that the performance difference between the two models is negligible for all benchmarks except mcf, whose IPC improves by 2.6 percent with the idealized model. Mcf, a benchmark with a very high L2 miss rate, generates many wrong-path references that miss in the L2 cache. These references keep the memory banks busy and delay the correct-path references that later try to access the same banks. In other benchmarks, wrong-path references do not cause significant bandwidth and resource contention for correct-path references.

#### 5.2 Usefulness of Wrong-Path References

Wrong-path references can increase performance by prefetching data or reduce performance by polluting the caches. We explain the impact of these effects on performance by examining the usefulness of wrong-path data and instruction references. We categorize the misses caused by wrong-path references into three groups:

- Unused wrong-path miss: caused by a wrong-path reference, but the allocated cache line is never used by a correct-path reference or it is evicted before being used.
- Fully used wrong-path miss: caused by a wrongpath reference and the allocated cache line is later used by a correct-path reference. In this case, the wrong-path reference saves the full cache miss penalty.
- 3. Partially used wrong-path miss: initiated by a wrong-path reference and later required by a correct-path reference while the request is in flight. In this case, the wrong-path reference saves part of the cache miss penalty.

Fig. 11 shows the number of data cache misses for two processor models. The leftmost stacked bar for each benchmark shows the number of data cache misses for the baseline model that executes wrong-path memory references. The rightmost bar shows the number of data cache misses for a simulator that does not model wrong-path references. We

show the raw number of misses in this figure to illustrate the impact data cache misses can have on performance. We observe that the number of correct-path data cache misses is reduced by 13 percent on average when wrongpath references are modeled correctly, which hints at why most benchmarks benefit from wrong-path references. This reduction is most significant in vpr (30 percent) and mcf (26 percent). In mcf, this reduction affects the IPC positively (as was shown in Fig. 3) because most (90 percent) of the wrong-path data cache misses are fully or partially used. Wrong-path data cache misses that also miss in the L2 cache provide very accurate long-latency prefetches in mcf and this positively impacts the IPC. However, in vpr, many unused wrong-path data cache misses cause significant pollution in the L2 cache, as we show in Section 5.3. Therefore, vpr's performance is adversely affected by wrong-path data references. On average, 76 percent of the wrong-path data cache misses are fully or partially used.

Fig. 12 shows the number of instruction cache misses for the same two processor models. We observe that only gcc, crafty, perlbmk, and vortex can be affected by wrong-path instruction references because only these benchmarks incur a significant number of instruction cache misses. The accuracy of wrong-path instruction requests is lower than that of wrong-path data requests. On average, 69 percent of the wrong-path instruction cache misses are fully or partially used. Only 60 percent of wrong-path instruction cache misses are fully or partially used in gcc and the pollution caused by the other 40 percent, which are unused, is the reason why gcc loses performance due to wrong-path references. On the other hand, used wrong-path instruction cache misses in perlbmk and vortex provide a significant performance increase.

We find that, in gcc, many unused instruction cache misses also miss in the L2 cache and evict useful L2 cache lines. Since L2 cache miss latency is very high, these unused wrong-path misses decrease performance significantly. In contrast, in crafty, which also has a large number of unused wrong-path instruction cache misses, most of these misses are satisfied in the L2 cache. Therefore, these misses do not evict useful lines from the L2, they only cause pollution in the instruction cache. That's why the IPC of crafty is not significantly reduced due to unused wrong-path references, as was shown in Fig. 3. Unused wrong-path instruction



Fig. 12. Number of instruction cache misses for the baseline (leftmost bars) and a model that does not execute wrong-path references (rightmost bars).

cache misses do not cause significant pollution in perlbmk, as we show in Section 5.3. The prefetching benefit of used wrong-path instruction cache misses outweighs the pollution caused by unused ones in vortex. Hence, the performance increase in these two benchmarks.

#### 5.3 Understanding the Pollution Effects

In order to understand the performance impact of cache pollution caused by wrong-path references, we eliminate wrong-path pollution from the three caches. We hypothesize that pollution caused by wrong-path references in the first-level instruction and data caches would be less detrimental to performance than pollution in the L2 cache due to the very high miss penalty of the L2 cache. We evaluate four different idealized models to test this hypothesis: three models in which wrong-path requests do not cause pollution in I-cache, D-cache, and L2 cache, respectively, and a model in which wrong-path requests do not cause pollution in any of the caches. 10 We model "no pollution" by storing lines fetched by wrong-path references in a separate buffer rather than the respective cache and moving those lines to the respective cache only when they are used by a correct-path request. These models are idealized because a real processor does not know whether or not a reference is a wrong-path reference until the mispredicted branch is resolved.

Fig. 13 shows the IPC improvement over baseline of these four idealized models. Eliminating the pollution caused by wrong-path references from the first-level instruction and data caches does not affect performance except in crafty and vortex. In contrast, eliminating the pollution in the L2 cache increases performance for half of the benchmarks, including gcc and vpr, where wrong-path references are detrimental to overall performance. In gcc, eliminating L2 cache pollution increases the baseline performance by 10 percent and, thus, makes wrong-path references beneficial for overall performance. In mcf and parser, eliminating L2 cache pollution increases IPC by 6 percent and 4.5 percent, respectively, further increasing the usefulness of wrong-path references in these benchmarks.

10. We also examined a model where wrong-path requests do not cause pollution in both the I-cache and the D-cache, but cause pollution in the L2 cache. The results obtained using this model were negligibly different from the results obtained using the model which eliminates only I-cache pollution.



Fig. 13. IPC improvement over the baseline processor if pollution caused by wrong-path references is eliminated from caches.

We investigate whether pollution in the first-level caches has a more pronounced effect on IPC when using smaller first-level caches. Fig. 14 shows the IPC improvement of the four idealized models when 16KB instruction and data caches are used. Pollution in the instruction cache in particular becomes more significant for performance with smaller instruction and data caches. Data cache pollution is still not significant because the relatively short-latency misses it causes are tolerated by the 128-entry instruction window. Instruction cache pollution due to wrong-path fetches affects performance significantly in gcc, crafty, perlbmk, vortex, and twolf, four of which have significant numbers of unused wrong-path instruction cache misses (shown in Fig. 12). However, even with smaller first-level caches, removing pollution in the L2 cache is more important than removing pollution in either of the firstlevel caches.

Fig. 15, which shows the normalized number of L2 cache misses in the baseline model and a model that does not simulate wrong-path references, provides insight into why L2 cache pollution degrades performance in vpr and gcc when wrong-path references are modeled. For these two benchmarks, the number of L2 cache misses suffered by correct-path instructions (correct-path miss + partially used wrong-path miss in Fig. 15) increases significantly when wrong-path references are modeled, due to the pollution caused by unused wrong-path L2 cache misses. On the other hand, the number of L2 cache misses suffered by correct-path instructions either decreases or stays the same



Fig. 14. IPC improvement over the baseline processor with 16KB instruction and data caches if pollution caused by wrong-path references is eliminated from caches.



Fig. 15. Normalized number of L2 cache misses for the baseline (leftmost bars) and a model that does not execute wrong-path references (rightmost bars).

for other benchmarks when wrong-path references are modeled, which explains why wrong-path references are beneficial for the performance of most benchmarks.

We conclude that pollution in the L2 cache is the most significant negative effect of wrong-path memory references. In order to reduce the negative impact of wrong-path references or to increase their positive effects, high-performance processors should adopt policies to reduce the L2 cache pollution caused by wrong-path references.

#### 5.4 Understanding the Prefetching Effects

Previous sections have shown that, in general, the prefetching benefits of wrong-path references outweigh their negative effects, such as bandwidth demands or cache pollution. In this section, we present code examples to provide insights into why wrong-path memory references can be beneficial for correct-path execution.

#### 5.4.1 Prefetching Data for Later Loop Iterations

We find that wrong-path execution of a loop iteration can prefetch data for the correct-path execution of the same iteration. This can happen when a conditional branch inside the loop is mispredicted and the processor continues to execute the next iteration(s) on the wrong path. Our analysis shows that most of the useful wrong-path data cache misses in mcf and bzip2 are generated in this fashion.

Fig. 16 shows a code section from mcf's primal\_ bea\_mpp function, which performs an optimization routine. The shown for loop traverses an array of pointers to arc\_t structures and performs operations on a single arc\_t structure in each iteration. The branch in line 5 is dependent on the pointer load arc->ident and is mispredicted 30 percent of the time. In some iterations, the processor mispredicts this branch and does not execute the body of the if statement and starts executing the next iteration on the wrong path. This wrong-path execution of the next iteration initiates a load request for the next arc->ident. When the mispredicted branch is resolved, the processor recovers, executes the body of the if statement, and starts the next iteration on the correct path. Back on the correct path, the processor generates a load request for arc->ident, which has

```
arc_t *arc; // array of arc_t structures
2:
      // initialize arc (arc = ...)
3:
4:
      for (; arc < stop_arcs; arc += size) {
5:
         if (arc->ident > 0) { // frequently mispredicted br.
6:
           // function calls and
7:
           // operations on the structure pointed to by arc
8:
9:
10:
      }
```

Fig. 16. An example from mcf showing wrong-path prefetching for later loop iterations.

already been prefetched into the data cache by the previous execution of this iteration on the wrong path. We find that the load of arc->ident frequently misses the data cache and sometimes the L2 cache. Therefore, the wrong-path execution of later iterations of this for loop prefetches data that will later be used by the correct-path execution of the same iterations. The instruction that loads arc->ident causes 63 percent of the wrong-path data cache misses in mcf and 99 percent of these are fully or partially used by later correct-path references. In this example, because the body of the if statement contains a lot of instructions, not executing the body of the if statement in the iterations executed on the wrong path parallelizes the misses caused by the load of arc->ident in different iterations. The parallelization of these misses may not be achieved if the processor remains on the correct path and the correct path requires the execution of the body of the if statement in each iteration because the instruction window would be filled with instructions in the body of the if statement instead of instructions that load arc->ident.

#### 5.4.2 One Loop Prefetching for Another

Although less common and less accurate than wrong-path prefetching within iterations of the same loop, two different loops can prefetch data for each other if they are both working on the same data structure.

Fig. 17 shows a code example from mcf, a sorting routine which exhibits wrong-path prefetching behavior. The two while loops in lines 5 and 7 traverse an array of pointers to structures, perm, and compare a member of each structure to the value cut. It is important to note that the first traversal begins from a lower memory address and works up, while the second traversal begins at a higher memory address and works down. Both while loops branch based on a data-dependent condition. We find that, when the first while loop mispredicts its branch-terminating condition and continues executing loop iterations, its accesses to perm[1]->abs\_cost continue to load data from the upper part of the perm array and, in the process, serve to prefetch data elements for the second while loop.

#### 5.4.3 Prefetching in Control-Flow Hammocks

If a hammock branch is mispredicted, the loads executed on the mispredicted path in the hammock may provide useful data for the loads that are later executed on the correct path in the hammock. This happens if both paths of the hammock need the same data.

```
1 = \min; r = \max;
2:
     cut = perm[ (long)( (l+r) / 2 ) ] -> abs_cost;
3:
4:
5:
       while( perm[1]->abs_cost > cut )
6:
7:
       while( cut > perm[r] - abs_{cost} )
8:
9:
10:
        if(1 < r)
11:
          xchange = perm[1];
12:
          perm[1] = perm[r];
13:
          perm[r] = xchange;
14:
15:
        if(1 \le r)
16:
          l++; r--;
17:
        }
      \} while(1 \le r);
```

Fig. 17. An example from mcf showing wrong-path prefetching between different loops.

The while loop from mcf benchmark's refresh\_ potential function, shown in Fig. 18, demonstrates this kind of wrong-path prefetching. This function traverses a linked data structure. Depending on the orientation of the node visited, a potential is calculated for the node. Note that the values used to calculate the potential are the same, regardless of the orientation of the node. In other words, instructions in the if block and instructions in the else block use the same data. Therefore, if the branch of the if statement in line 7 is mispredicted, wrong-path load instructions will generate requests for node->basic \_arc->cost and node->pred->potential. Once the mispredicted branch is resolved, correct-path load instructions will generate requests for the same data, which would already be in the cache or in flight. Our analysis shows that wrong-path cache misses caused by the if block and the else block of this hammock constitute 6 percent of the wrong-path data cache misses in mcf and more than 99 percent of them are fully or partially used by instructions on the correct path.

#### 5.4.4 Prefetching Due to Control-Flow Independence

We find that control-flow independence [21] is one of the major factors contributing to the prefetching benefit of wrong-path references. Prefetching data for later loop iterations, as discussed previously, results in prefetching benefits due to control-flow independence, i.e., some portion of the code executed on the wrong-path is exactly the same as code that needs to be executed on the correctpath and the wrong-path references in this portion of the code provide prefetching benefits. Another example of prefetching benefits due to control-flow independence can be seen in Fig. 18. In this example, wrong-path execution due to the mispredicted hammock branch reaches a controlflow independent point after the basic block belonging to the hammock (line 15). While executing on the wrong path after the control-flow independent point, the processor generates a request for node->child. Once the mispredicted hammock branch is resolved, the instructions after the control-flow independent point are reexecuted as part of

```
node_t *node;
     // initialize node
3:
     // ...
4:
5:
     while (node) {
6:
7 .
       if (node->orientation == UP) { // mispredicted branch
8:
         node->potential = node->basic_arc->cost
9:
                            + node->pred->potential;
        } else { /* == DOWN */
10.
11:
          node->potential = node->pred->potential
12:
                            - node->basic_arc->cost;
13:
14:
15:
       // control-flow independent point (re-convergent point)
16:
       node = node -> child:
17:
```

Fig. 18. An example from mcf showing wrong-path prefetching in control-flow hammocks.

correct-path execution and generate a request for the same data, which is already in the cache or in flight.

# 6 EFFECTS OF WRONG-PATH REFERENCES ON RUNAHEAD EXECUTION PROCESSORS

This section examines the performance impact of wrongpath memory references on a processor that implements runahead execution [7], [18]. Runahead execution is a speculation technique that utilizes the idle cycles due to L2 cache misses to perform preexecution in order to generate long-latency prefetches. A runahead execution processor initiates speculative processing if the oldest instruction in the instruction window is an L2 miss and preexecutes the instruction stream until the L2 miss is satisfied. During this speculative processing mode, called runahead mode [18], the processor may mispredict a branch and may remain on the wrong path of the program for a long time since the mispredicted branch may be datadependent on the pending L2 miss. Due to the existence of these unresolvable mispredicted branches (called divergence points in [18]), it is possible that a runahead processor spends more time on the wrong-path than a traditional outof-order processor. Therefore, the performance impact of wrong-path memory references may be larger on a runahead processor than on a traditional processor. As runahead execution has been shown to be a cost efficient and effective prefetching mechanism used to approximate the memory latency tolerance of a large instruction window [5], [8], we would like to examine and understand the effects of wrong-path memory references on the performance of a runahead processor. We model runahead execution as described in [18] on our baseline processor described in Section 3.

Note that the instruction processing model of a runahead execution processor differs from that of a processor with a fixed-size, large instruction window in three major aspects:

1. A runahead processor provides the prefetching benefits of a large instruction window only when an L2 cache miss is in progress. If no L2 cache miss is in



Fig. 19. IPC improvement of adding runahead execution to the baseline processor if wrong-path memory references are or are not modeled.

progress, a runahead processor is the same as a processor with a small instruction window. Hence, the effects of wrong-path instructions on a runahead processor may not be exactly the same as their effects on processors with small windows or large windows.

- 2. A runahead processor requires a pipeline flush at the end of the runahead mode. After the pipeline flush, the runahead processor reexecutes some of the instructions executed in runahead mode. No such flush or reexecution happens in a processor with a large instruction window.
- 3. The number of instructions that are preexecuted in runahead mode is not limited by the fixed instruction window size in a runahead processor. In contrast, the number of instructions that are executed in a processor with a large window while an L2 cache miss is in progress is limited by the fixed instruction window size. In the presence of long memory latencies, an unrealistically large instruction window is needed so that the large-window processor does not stall.

Hence, we examine the effects of wrong-path memory references on a runahead processor separately in this section to supplement the analysis we made for large-window processors in Section 4.1.

#### 6.1 Wrong Path Modeling and the Performance Improvement of Runahead Execution

As runahead execution is an aggressive form of speculative execution, not modeling wrong-path memory references may affect the performance improvement estimates of implementing runahead execution. Fig. 19 shows the IPC improvement obtained by adding runahead execution to the baseline processor. The left bar for each benchmark shows the improvement if the simulator correctly models the wrong-path memory references and the right bar shows the improvement if the simulator does not model the wrong-path memory references. IPC improvement of runahead execution is significantly higher if wrong-path references are correctly modeled, especially for vpr, mcf, parser, vortex, and bzip2. In mcf, the most significant benefit of runahead execution comes from prefetches generated on the wrong path. Not modeling these prefetches significantly underestimates the IPC improvement achievable by runahead execution. If wrong-path references



Fig. 20. Percentage of total cycles spent on the wrong path, percentage of instructions fetched on the wrong path, and percentage of instructions (memory and nonmemory) executed on the wrong path in the runahead processor.

are not modeled, the average IPC improvement of runahead execution is estimated as 17 percent, whereas the correct average IPC improvement is 30 percent.

Fig. 20 shows that the five benchmarks that show a significant difference in the performance improvement of runahead (vpr, mcf, parser, vortex, bzip2) when wrong-path memory references are not modeled spend a very significant portion of their fetch cycles on the wrong path and fetch and execute a significant percentage of instructions on the wrong path. In mcf, 20 percent of all executed instructions are wrong-path memory instructions. In the baseline processor without runahead execution, 10 percent of all executed instructions are wrong-path memory instructions for mcf, as shown in Fig. 1. Hence, runahead execution significantly increases the number of wrong-path references executed in mcf. This is true also for vpr, parser, vortex, and bzip2. Not modeling these references, which provide useful prefetching benefits, results in the underestimation of the performance improvement of runahead execution.

# 6.2 Effect of Memory Latency on Runahead Processors

Fig. 21 shows the percent error in IPC of the runahead execution processor when wrong-path memory references are not modeled for three main memory latencies. Similar to our findings on traditional out-of-order processors in Section 4, not modeling wrong-path references result in a significant error and the error increases as the memory latency increases. We observe that wrong-path memory references have a much larger impact on the IPC estimates of a runahead execution processor. For example, if wrongpath references are not modeled, the error in the IPC estimate for the mcf benchmark is 63 percent for a 1,000cycle memory latency. Error in IPC is more than 5 percent for five benchmarks: vpr, mcf, parser, vortex, and bzip2. Hence, wrong-path references are very important to model in order to get accurate IPC estimates in a runahead execution processor, more so than in a traditional out-oforder processor.

Fig. 21 also shows that wrong-path references have a positive effect on the overall performance of a runahead processor for most of the evaluated benchmarks. The only benchmark where wrong-path references have a significant negative effect on overall performance is gcc. As compared



Fig. 21. Error in the IPC of the runahead execution processor for three different memory latencies if wrong-path memory references are not simulated.

to the traditional processor that was examined in Fig. 3, wrong-path references have a more positive effect on a runahead processor. We find that there are two major reasons for this:

- 1. A runahead processor executes more instructions on the wrong path than a traditional processor since the number of instructions executed during runahead mode is not limited by the processor's instruction window size. The higher the number of wrong-path instructions executed that provide prefetching benefits for the correct path as analyzed in Section 5.4, the higher the positive performance impact of wrong-path memory references.
- 2. A runahead processor is much better able to tolerate the negative effects of the wrong-path references, such as cache pollution, than a traditional processor [16].

Fig. 22 shows that the percentage and, therefore, the number of executed wrong-path instructions significantly increases with increased memory latency on a runahead processor, on average. Note that this behavior is different from the observations we made for a traditional processor in Fig. 4 in Section 4. As runahead execution enables the processor to execute more instructions than the processor's instruction window allows, more wrong-path instructions are executed by the runahead processor with increased memory latency. The increase in the number of executed wrong-path memory references increases the impact they have on performance.



Fig. 22. Percentage of executed wrong-path instructions out of all executed instructions for three different memory latencies on a runahead processor.



Fig. 23. Error in the IPC of the runahead execution processor for three different instruction window sizes if wrong-path memory references are not simulated.

### 6.3 Effect of Instruction Window Size on Runahead Processors

Runahead execution effectively enlarges the instruction window size of an out-of-order processor by capturing the prefetching benefits of a larger instruction window [18]. Since the number of instructions executed during runahead execution is not limited by the size of the instruction window, we would expect that the error in IPC would not change significantly if wrong-path references are not modeled on runahead processors with larger instruction windows. To test this hypothesis, we evaluate the performance impact of not modeling wrong-path memory references on runahead processors with three different instruction window sizes. Fig. 23 shows the error in IPC estimates for runahead processors with three different instruction window sizes, when wrong-path memory references are not modeled. As anticipated, error in IPC does not change significantly with increased window size. Hence, unlike the results presented for a traditional processor in Section 4.1, the instruction window size of a runahead execution processor does not significantly affect the performance impact of wrong-path memory references.

#### 6.4 Effect of Hardware Prefetching on Runahead Processors

We also evaluate the performance impact of wrong-path memory references on a runahead execution processor that employs an aggressive stream prefetcher, which is described in Section 4.2. Fig. 24 shows the IPC improvement obtained by adding runahead execution to the baseline processor with a stream prefetcher when wrong-path references are correctly modeled (left bars) and when they are not modeled (right bars). Similarly to the observation made for the processor without a stream prefetcher (Fig. 19), IPC improvement provided by runahead execution is significantly higher if wrong-path references are correctly modeled. Hence, it is very important to model wrong-path memory references to get an accurate estimate of the performance improvement due to runahead execution on both processors that employ stream prefetching and processors that do not.

Figs. 25 and 26 show the performance impact of not modeling wrong-path memory references on runahead processors that employ stream prefetching for a variety of memory latencies and instruction window sizes. Comparing



Fig. 24. IPC improvement of adding runahead execution to the baseline processor with a stream prefetcher if wrong-path memory references are or are not modeled.

the performance impact shown in these figures to that shown in Figs. 21 and 23, we see that the performance impact of wrong-path references is very similar on those runahead processors with stream prefetching and those without. Thus, stream prefetching does not significantly affect the performance impact of wrong-path memory references on runahead execution processors, a conclusion which was shown to hold true for nonrunahead out-of-order processors in Section 4.2.

#### 6.5 Analysis of the Effects on Runahead Processors

We examine the performance impact of the negative effects of wrong-path memory references on a runahead execution



Fig. 25. Error in the IPC of the runahead execution processor with a stream prefetcher for three different memory latencies if wrong-path memory references are not simulated.



Fig. 26. Error in the IPC of the runahead execution processor with a stream prefetcher for three different instruction window sizes if wrongpath memory references are not simulated.



Fig. 27. IPC improvement over the runahead processor if negative effects caused by wrong-path references are eliminated.

processor by individually and ideally eliminating the causes of negative performance impact. Fig. 27 shows the performance improvement obtained if the bandwidth/ resource contention, I-Cache pollution, D-Cache pollution, L2 cache pollution, and pollution in all caches caused by wrong-path memory references are eliminated. Similarly to the results obtained for a traditional processor (Sections 5.1 and 5.3), eliminating the bandwidth/resource contention, I-Cache pollution, and D-Cache pollution caused by wrongpath references do not significantly improve the performance of a runahead execution processor. On the other hand, eliminating the L2 cache pollution caused by wrongpath references significantly increases the IPC of a runahead execution processor. We conclude that L2 cache pollution is the most significant negative effect of wrongpath memory references on runahead processors as well as traditional high-performance processors.

Fig. 28 shows the normalized number of L2 cache misses in the runahead model that correctly models wrong-path memory references and the runahead model that does not execute wrong-path memory references. For gcc, the number of L2 cache misses suffered by correct-path instructions (correct-path miss + partially used wrong-path miss in Fig. 28) increases significantly when wrong-path references are modeled due to the pollution caused by unused wrong-path L2 cache misses. This is the reason for the IPC degradation in gcc when wrong-path references are correctly modeled. For all other benchmarks except crafty, correctly modeling the wrong-path references reduces the number of L2 cache misses suffered by correct-path instructions. This reduction is 20 percent for mcf, whose performance is significantly underestimated when wrongpath references are not modeled.

We also analyzed the code structures that cause the prefetching benefits of wrong-path memory references in a runahead execution processor. We found that the code structures identified in Section 5.4 for a traditional processor are also the major causes of prefetching benefits in a runahead processor.

#### 7 Conclusions

We have evaluated the effects wrong-path references have on the performance of out-of-order and runahead execution processors. Our evaluation reveals the following conclusions:



Fig. 28. Normalized number of L2 cache misses for the runahead model that correctly models wrong-path memory references (leftmost bars) and the runahead model that does not execute wrong-path memory references (rightmost bars).

- Modeling wrong-path memory references is important, since not modeling them leads to errors of up to 10 percent in IPC estimates for an out-of-order processor and up to 63 percent in IPC estimates for a runahead execution processor.
- Modeling wrong-path memory references will be more important in future processors with longer memory latencies and larger instruction windows.
- 3. In general, wrong-path memory references are beneficial for processor performance because they prefetch data into processor caches.
- 4. The dominant negative effect of wrong-path memory references is the pollution they cause in the L2 cache. Pollution in the first-level caches or bandwidth and resource usage of wrong-path references do not significantly impact performance.
- 5. The prefetching benefit of wrong-path references can be caused by different code structures. For the benchmarks examined, the main benefit comes from wrong-path prefetching of the data used by a loop iteration before that iteration is executed on the correct-path.
- 6. Not modeling wrong-path references significantly underestimates the performance improvement provided by runahead execution. This is because wrong-path references are generally very beneficial for performance in a runahead execution processor.
- Stream prefetching does not significantly affect the performance impact of wrong-path memory references.

In light of these results, to increase the performance of processors, designers should focus on eliminating the L2 cache pollution caused by wrong-path memory references. Perhaps compilers should also structure the code such that wrong-path execution always provides prefetching benefits for later correct-path execution, especially for references that have a high probability of cache miss and around branches that are frequently mispredicted. The designers of runahead execution processors in particular should correctly model the wrong-path memory references in performance simulations in order to get accurate estimates of

the IPC performance of the runahead processor and the performance improvement provided by runahead execution.

#### **ACKNOWLEDGMENTS**

The authors thank the anonymous reviewers for their feedback. They gratefully acknowledge the Cockrell Foundation and Intel Corporation for their support. This paper is an extended version of [17], which appeared in the *Proceedings of the Third Workshop on Memory Performance Issues*, June 2004.

#### REFERENCES

- [1] R.I. Bahar and G. Albera, "Performance Analysis of Wrong-Path Data Cache Accesses," *Proc. Workshop Performance Analysis and Its Impact on Design*, June 1998.
- [2] R. Bhargava, L.K. John, and F. Matus, "Accurately Modeling Speculative Instruction Fetching in Trace-Driven Simulation," Proc. Int'l Performance, Computing, and Comm. Conf., pp. 65-71, 1999
- [3] M.G. Butler, "Aggressive Execution Engines for Surpassing Single Basic Block Execution," PhD thesis, Univ. of Michigan, 1993.
- [4] P.-Y. Chang, E. Hao, and Y.N. Patt, "Predicting Indirect Jumps Using a Target Cache," Proc. 24th Ann. Int'l Symp. Computer Architecture, pp. 274-283, 1997.
- [5] Y. Chou, B. Fahs, and S. Abraham, "Microarchitecture Optimizations for Exploiting Memory-Level Parallelism," Proc. 31st Ann. Int'l Sump. Computer Architecture, pp. 76-87, 2004.
- Int'l Symp. Computer Architecture, pp. 76-87, 2004.
  [6] J. Combs, C.B. Combs, and J.P. Shen, "Mispredicted Path Cache Effects," Proc. Fifth Int'l Euro-Par Conf. Parallel Processing, pp. 1322-1331. 1999.
- [7] J. Dundas and T. Mudge, "Improving Data Cache Performance by Pre-Executing Instructions under a Cache Miss," Proc. 1997 Int'l Conf. Supercomputing, pp. 68-75, 1997.
- [8] S. Iacobovici, L. Spracklen, S. Kadambi, Y. Chou, and S.G. Abraham, "Effective Stream-Based and Execution-Based Data Prefetching," Proc. 18th Int'l Conf. Supercomputing, pp. 1-11, 2004.
- [9] N.P. Jouppi, "Improving Direct-Mapped Cache Performance by the Addition of a Small Fully-Associative Cache and Prefetch Buffers," *Proc. 17th Ann. Int'l Symp. Computer Architecture*, pp. 364-373, 1990.
- [10] N.P. Jouppi and S.J. E. Wilton, "Tradeoffs in Two-Level On-Chip Caching," Proc. 21st Ann. Int'l Symp. Computer Architecture, pp. 34-45, 1994
- [11] S. Jourdan, T.-H. Hsing, J. Stark, and Y.N. Patt, "The Effects of Mispredicted-Path Execution on Branch Prediction Structures," Proc. 1996 Int'l Conf. Parallel Architectures and Compilation Techniques, pp. 58-67, 1996.
- [12] D. Lee, J.-L. Baer, B. Calder, and D. Grunwald, "Instruction Cache Fetch Policies for Speculative Execution," Proc. 22nd Ann. Int'l Symp. Computer Architecture, pp. 357-367, 1995.
- Symp. Computer Architecture, pp. 357-367, 1995.
  [13] S. Manne, A. Klauser, and D. Grunwald, "Pipeline Gating: Speculation Control for Energy Reduction," Proc. 25th Ann. Int'l Symp. Computer Architecture, pp. 132-141, 1998.
- [14] S. McFarling, "Combining Branch Predictors," Technical Report TN-36, Digital Western Research Laboratory, June 1993.
- [15] M. Moudgill, J.-D. Wellman, and J.H. Moreno, "An Approach for Quantifying the Impact of Not Simulating Mispredicted Paths," Proc. Workshop Performance Analysis and Its Impact on Design, June 1998
- [16] O. Mutlu, H. Kim, D.N. Armstrong, and Y.N. Patt, "Cache Filtering Techniques to Reduce the Negative Impact of Useless Speculative Memory References on Processor Performance," Proc. 16th Symp. Computer Architecture and High Performance Computing, pp. 2-9, 2004.
- 17] O. Mutlu, H. Kim, D.N. Armstrong, and Y.N. Patt, "Understanding the Effects of Wrong-Path Memory References on Processor Performance," Proc. Third Workshop Memory Performance Issues, pp. 56-64, June 2004.
- [18] O. Mutlu, J. Stark, C. Wilkerson, and Y.N. Patt, "Runahead Execution: An Alternative to Very Large Instruction Windows for Out-of-Order Processors," Proc. Ninth Int'l Symp. High Performance Computer Architecture, pp. 129-140, 2003.

- [19] J. Pierce and T. Mudge, "The Effect of Speculative Execution on Cache Performance," Proc. Eighth Int'l Parallel Processing Symp., pp. 172-179, 1994.
- J. Pierce and T. Mudge, "Wrong-Path Instruction Prefetching,"
- Proc. 29th Ann. Int'l Symp. Microarchitecture, pp. 165-175, 1996.
  E. Rotenberg, Q. Jacobson, and J.E. Smith, "A Study of Control Independence in Superscalar Processors," Proc. Fifth Int'l Symp. High Performance Computer Architecture, pp. 115-124, 1999.
  R. Sendag, D.J. Lilja, and S.R. Kunkel, "Exploiting the Prefetching
- Effect Provided by Executing Mispredicted Load Instructions, Proc. Eighth Int'l Euro-Par Conf. Parallel Processing, pp. 468-480,
- [23] J. Tendler, S. Dodson, S. Fields, H. Le, and B. Sinharoy, "POWER4 System Microarchitecture," IBM Technical White Paper, Oct. 2001.
- [24] M.V. Wilkes, "The Memory Gap and the Future of High Performance Memories," ACM Computer Architecture News, vol. 29, no. 1, pp. 2-7, Mar. 2001.
- T.-Y. Yeh and Y.N. Patt, "Alternative Implementations of Two-Level Adaptive Branch Prediction," Proc. 19th Ann. Int'l Symp. Computer Architecture, pp. 124-134, 1992.



Onur Mutlu is a PhD candidate in electrical and computer engineering at The University of Texas at Austin (UT-Austin). He is a 1996 graduate of Besiktas Ataturk Anadolu Lisesi in the beautiful city of Istanbul. He received the BS degrees in computer engineering and psychology from the University of Michigan, Ann Arbor, in 2000, and the MS degree in electrical and computer engineering from UT-Austin in 2002. He is interested in computer architecture research

with a focus on high-performance energy-efficient microarchitectures. data prefetching, runahead execution, and novel latency tolerance techniques. He is a student member of the IEEE.



Hyesoon Kim received the BA degree in mechanical engineering from the Korea Advanced Institute of Science and Technology (KAIST), the MS degree in mechanical engineering from Seoul National University, and the MS degree in electrical and computer engineering from The University of Texas at Austin (UT-Austin). She is a PhD student in electrical and computer engineering at UT-Austin. Her research interests include high-performance en-

ergy-efficient microarchitectures and compiler-microarchitecture interaction. She researched next-generation engine designs at the Hyundai Motor Company Research Labs between 1998-2000. She is a student member of the IEEE.

David N. Armstrong received the BS degree in computer engineering from the University of Michigan, Ann Arbor, in 1999, and the MS degree in computer engineering from The University of Texas at Austin in 2003. He is a software engineer at Ubicom, Inc.



Yale N. Patt received the BS degree from Northeastern University and the MS and PhD degrees from Stanford University, all in electrical engineering. He is the Ernest Cockrell, Jr. Centennial Chair in Engineering and Professor of Electrical and Computer Engineering at The University of Texas at Austin. He continues to thrive on teaching the large (400 students) freshman introductory course in computing and advanced graduate courses in microarchitec-

ture, directing the research of 13 PhD students, and consulting in the microprocessor industry. He is coauthor of Introduction to Computing Systems: From Bits and Gates to C and Beyond (McGraw-Hill, second edition, 2004), his preferred approach to introducing freshmen to computing. He has received a number of awards for his research and teaching, including the IEEE/ACM Eckert-Mauchly Award for his research in microarchitecture and the ACM Karl Karlstrom Award for his contributions to education. He is a fellow of the IEEE and a member of the IEEE Computer Society. More detail can be found on his Web site, http://www.ece.utexas.edu/~patt.

> For more information on this or any other computing topic, please visit our Digital Library at www.computer.org/publications/dlib.