SLKS12UG Rev. 0, 2/2008

# APPLICATION MODULE STUDENT LEARNING KIT FEATURING FREESCALE HCS12

# For use with the following part numbers:

Freescale Part Number: APS12C128SLK (w/ integrated USB-BDM) APS12DT256SLK (w/ integrated USB-BDM) APS12XDT512SLK (w/ integrated USB-BDM)

Board Markings: CSMB12



# **CONTENTS**

| CAUTIONARY NOTES                                                                                                                                            | 4                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| TERMINOLOGY                                                                                                                                                 | 5                          |
| ABOUT THE APPLICATION MODULEDETERMINING WHICH MICROCONTROLLER IS ON THE APPLICATION MODULE                                                                  | <b>5</b><br>5              |
| FEATURES                                                                                                                                                    | 6                          |
| GETTING STARTED                                                                                                                                             | 8                          |
| DEVELOPMENT SUPPORT  SOFTWARE DEVELOPMENT  MEMORY MAP  BDM_PORT HEADER  EXPANDED MODE OPERATION  MODE                                                       | 8<br>9<br>10               |
| POWER                                                                                                                                                       |                            |
| POWER VIA THE MCU_PORT CONNECTOR  POWER VIA THE APPLICATION MODULE INTEGRATED USB  POWER VIA THE APPLICATION MODULE BARREL CONNECTOR  POWER SELECT  PWR_SEL | 11<br>11<br>11             |
| RESET SWITCH                                                                                                                                                | 12                         |
| LOW VOLTAGE RESET                                                                                                                                           | 12                         |
| TIMING                                                                                                                                                      | 12                         |
| COMMUNICATIONSRS-232                                                                                                                                        | <b>13</b><br>13            |
| VRH/VRL                                                                                                                                                     | 14                         |
| USER I/O SWITCHES LED'S POT PHOTO-SENSOR MCU SIGNALS. USER OPTION ENABLES                                                                                   | 15<br>15<br>15<br>16<br>16 |
| MCU I/O PORT                                                                                                                                                | 17                         |
| SUPPORT                                                                                                                                                     | 19                         |

### **TABLE OF FIGURES**

| Figure 2: BDM_POR1                |                                  | 10               |  |  |  |  |
|-----------------------------------|----------------------------------|------------------|--|--|--|--|
|                                   |                                  | 10               |  |  |  |  |
| Figure 4: PWR_SEL Option Header12 |                                  |                  |  |  |  |  |
|                                   | Figure 5: COM_EN Header13        |                  |  |  |  |  |
| Figure 6: COM Connector           |                                  | 14               |  |  |  |  |
| Figure 7. CAN_PORT Connector      |                                  | 14               |  |  |  |  |
| Figure 8: Connector J1            |                                  | 18               |  |  |  |  |
|                                   | TAI                              | BLE OF TABLES    |  |  |  |  |
| Table 1: C128 Memory Map          |                                  | 8                |  |  |  |  |
| Table 2: DT256 Memory Map         |                                  | 9                |  |  |  |  |
| Гable 3: XDT512 Memory Map9       |                                  |                  |  |  |  |  |
| Table 4: COM Connections          |                                  | 13               |  |  |  |  |
| Table 5: ATD Reference Voltage    | Table 5: ATD Reference Voltage15 |                  |  |  |  |  |
| Table 6: User I/O                 |                                  | 16               |  |  |  |  |
| Table 7: USER Option Header17     |                                  |                  |  |  |  |  |
| Revision History                  |                                  |                  |  |  |  |  |
| Date                              | Rev                              | Comments         |  |  |  |  |
| March 4, 2008                     | 0                                | Initial Release  |  |  |  |  |
| IVIATUT 4, 2000                   | U                                | ווווומו ו/כוכמפכ |  |  |  |  |

## **CAUTIONARY NOTES**

- 1) Electrostatic Discharge (ESD) prevention measures should be used when handling this product. ESD damage is not a warranty repair item.
- Axiom Manufacturing does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under patent rights or the rights of others.
- 3) EMC Information on the application module:
  - a) This product as shipped from the factory with associated power supplies and cables, has been verified to meet with requirements of CE and the FCC as a CLASS A product.
  - b) This product is designed and intended for use as a development platform for hardware or software in an educational or professional laboratory.
  - c) In a domestic environment, this product may cause radio interference in which case the user may be required to take adequate prevention measures.
  - d) Attaching additional wiring to this product or modifying the products operation from the factory default as shipped may effect its performance and cause interference with nearby electronic equipment. If such interference is detected, suitable mitigating measures should be taken.

## **TERMINOLOGY**

This development module uses option select jumpers to configure default board operation. Terminology for application of the option jumpers is as follows:

Jumper – a plastic shunt that connects 2 terminals electrically

Jumper on, in, or installed - jumper is installed such that 2 pins are connected together

Jumper off, out, or idle - jumper is installed on 1 pin only. It is recommended that jumpers be idled by installing on 1 pin so they will not be lost.

Project Board – Optional component which provides a common expansion and prototyping platform to enhance the learning feature set of multiple microcontroller application modules.

Application Module – A microcontroller development board featuring a Freescale Microcontroller.

# **ABOUT THE APPLICATION MODULE**

This application module is an educational development module supporting multiple Freescale HCS12 family microcontrollers (MCU). There are three available chipsets with this application module, the HCS12C128, the HCS12DT256 and the HCS12XDT512.

# Determining which microcontroller is on the application module

On the top of each application module you will see a listing of the three available microcontrollers C128, DT256, and XDT512 as show in Figure 1. Microcontroller Option Markings. Only one will be marked at a time and will correspond to the microcontroller populated on the application module.



Figure 1. Microcontroller Option Markings

Application module student learning kits include components for out-of-box operation. An integrated USB background debug (BDM) interface is provided for easy development tool use. The 60-pin connector allows the application module to be connected to an expanded evaluation environment such as the Microcontroller Project Board Student Learning Kit (PBMCUSLK) or user's custom PCB.

## **FEATURES**

- MC9S12 C128/DT256/XDT512 MCU, 80 LQFP
  - 128/256/512 KB Flash EEPROM
  - 4KB EEPROM
  - 12 KB RAM
  - SAE J1850 Byte Data Link Controller
  - 8-ch, 10-bit, ATD w/ external trigger
  - 8-bit Enhanced Capture Timer with IC, OC, and Pulse Accumulate capabilities
  - 7-ch, 8-bit PWM
  - 9 KBI inputs
  - 56 GPIO
  - 3 CAN Channels
  - CAN 2.0 A/B PHY w/ 3-pos header
  - 2 SCI & 2 SPI Channels
  - 1 IIC Channel
- RS-232 transceiver w/ DB9 connector
- 4 MHz Clock Oscillator
- Low Voltage Reset Supervisor
- Power Input Selection Header
- On-board 5V regulator
- Optional power Input/Output from ConnectorJ1

**User Components Provided** 

- 1 DIP Switch, 4-pos
- 3 Push Button Switches: 2 User, RESET
- 5 LED Indicators: 4 User, +5V
- Jumpers
  - USER\_EN
  - PWR SEL
  - COM EN
- Connectors
  - 60-pos pin-header providing access to MCU IO signals
  - 2.0mm barrel connector power input
  - 6-pin BDM interface connector
  - 3-pos CAN interface connector
  - DB9 connector
- Supplied with DB9 Serial Cable, Power Supply, Documentation (CD), and Manual

### Specifications:

Module Size 3.8" x 2.0"

Power Input: +9V typical, +6V to +20



# **REFERENCES**

The latest product information, updates and reference documents can be found at <a href="https://www.freescale.com">www.freescale.com</a> and/or <a href="https://www.axman.com">www.axman.com</a>

SLKS12UG.pdf CSMB12\_SCH\_A.pdf S12QSG.pdf UVP\_S12\_DEMO.zip APS12SLK User Guide (this document)
Application Module Schematic
Quick Start Guide for stand alone module operation
CodeWarrior Project to support APS12PG

For the <u>microcontroller specific information</u> such as memory mapping, registers, programming, datasheet and all other device information visit <u>www.freescale.com</u> and search for MC9S12C128, MC9S12DT256, or MC9S12XDT512.

#### **NOTE**

For current product information, reference materials and updates visit <a href="https://www.freescale.com/universityprograms">www.freescale.com/universityprograms</a>

## **GETTING STARTED**

Please refer to the Quick Start Users Guide to quickly setup and getting started using the stand-alone application module or with the Freescale Project Board/Application Module.

#### **NOTE**

Please refer to the Quick Start Guide for illustrated guide to connecting the USB, and getting started with CodeWarrior.

## **DEVELOPMENT SUPPORT**

#### SOFTWARE DEVELOPMENT

Software development requires the use of an HCS12 assembler or compiler and a host PC operating a debug interface. Supplied with this board is the CodeWarrior Development Studio for HCS12. CodeWarrior is a fully integrated development environment offering code editing, compilation, programming and debugging of Freescale Semiconductors. Users can program in both assembly and C/C++ with CodeWarrior.

#### **MEMORY MAP**

This application module is designed to support multiple HCS12 family microcontrollers specifically the HCS12C, HCS12DT, and HCS12XDT family of MCU's. This section shows the default memory map for each MCU immediately out of reset. Refer to the Device User Guide for the specific MCU installed for further details.

**Table 1: C128 Memory Map** 

| 0x0000 - | Registers   | 1K    | Mappable to any 2K block in the     |
|----------|-------------|-------|-------------------------------------|
| 0x03FF   |             | bytes | first 2K boundary (from data sheet) |
| 0x0400 - | EEPROM      | 16K   | Fixed Flash EEPROM                  |
| 0x2FFF   |             | bytes |                                     |
| 0x3000 - | RAM         | 4K    | Mappable to any 4K boundary         |
| 0x3FFF   |             | bytes |                                     |
| 0x4000 - | Fixed FLASH | 16K   |                                     |
| 0x7FFF   |             | bytes |                                     |
| 0x8000 - | Paged FLASH | 128K  | 8 – 16K pages                       |
| 0xBFFF   |             | bytes |                                     |
| 0xC000 - | Fixed Flash | 16K   |                                     |
| 0xFEFF   |             | bytes |                                     |
| 0xFF00 - | Vectors     | 256   | BDM if active                       |
| 0xFFFF   |             | bytes |                                     |

**Table 2: DT256 Memory Map** 

| 0x0000 - | Registers   | 1K    | Mappable to any 2K block in the   |
|----------|-------------|-------|-----------------------------------|
| 0x03FF   |             | bytes | first 32K                         |
| 0x0400 - | EEPROM      | 4K    | Mappable to any 4K block. Bottom  |
| 0x0FFF   |             | bytes | 1K used by Registers out of reset |
| 0x1000 - | RAM         | 12K   | Mappable to any 16K block and     |
| 0x3FFF   |             | bytes | alignable top or bottom           |
| 0x4000 - | Fixed FLASH | 16K   | Dependant on state of ROMHM bit   |
| 0x7FFF   |             | bytes |                                   |
| 0x8000 - | Paged FLASH | 256K  | 16 – 16K pages                    |
| 0xBFFF   |             | bytes |                                   |
| 0xC000 - | Fixed Flash | 16K   |                                   |
| 0xFEFF   |             | bytes |                                   |
| 0xFF00 - | Vectors     | 256   | BDM if active                     |
| 0xFFFF   |             | bytes |                                   |

NOTE: The bottom 1K of EEPROM is covered by registers out of reset.

**Table 3: XDT512 Memory Map** 

| 0x0000 - | Registers    | 2 K   |                       |
|----------|--------------|-------|-----------------------|
| 0x07FF   | -            | bytes |                       |
| 0x0800 - | Paged EEPROM | 4K    | 4 – 1Kb pages         |
| 0x0BFF   |              | bytes |                       |
| 0x0C00 - | Fixed EEPROM | 1K    |                       |
| 0x0FFF   |              | bytes |                       |
| 0x1000 - | Paged RAM    | 20 KB | 5 – 4Kb pages         |
| 0x1FFF   |              |       |                       |
| 0x2000 - | Fixed RAM    | 8K    |                       |
| 0x3FFF   |              | bytes |                       |
| 0x4000 - | FIXED FLASH  | 16 KB | 1K, 2K, 4K, 8K        |
| 0x7FFF   |              |       | Protected Boot Sector |
| 0x8000 - | Paged FLASH  | 512K  | 32 – 16Kb pages       |
| 0xBFFF   |              | bytes |                       |
| 0xC000 - | FIXED FLASH  | 16 KB | 2K, 4K, 8K, 16K       |
| 0xFEFF   |              |       | Protected Boot Sector |
| 0xFF00 - | Vectors      | 255   |                       |
| 0xFFFF   |              | bits  |                       |

# BDM\_PORT HEADER

9

A 6-pin BDM port header allows connection of a HC(S)12 compatible BDM cable for application development. Refer to the BDM cable documentation for details on use of the BDM cable with this module.

Figure 2: BDM\_PORT

MODC/BKGD 1 2 GND See the HC12 complete DEI

See the HC12 Reference Manual for complete DEBUG documentation

Note: The BDM\_PORT header is not installed in default configurations.

#### EXPANDED MODE OPERATION

Expanded mode operation is supported for both the APS12C128SLK and the APS12DT256SLK modules. All signals necessary to implement the multiplexed bus are available at connector J1.

The MODE option header is used to configure the module for expanded bus mode operation. Refer to the 9S12DT256 Device User Guide for details on implementing the expanded bus.

#### **MODE**

By default, the microcontroller is configured for single-chip operation. The MODE option header allows the user to configure the board for expanded bus operation. In default configuration, this header is not installed.

**Figure 3: MODE Option Header** 

MODB 3 4 Shunt pulls MODB input high MODA 1 2 Shunt pulls MODA input high MODE

NOTE: Expanded bus mode operation is supported only when a 9S12C128 or 9S12DT256 MCU is installed on the MCU.

NOTE: The Mode option header is not installed in default configurations.

# **POWER**

There are multiple methods to apply power to the application module. Power may be applied to the board from the integrated USB BDM, through a 2.0mm barrel connector, or through connector J1. The following section describes the various power options and proper configuration.

#### **CAUTION**

Only ONE power source should be applied at a time, damage may result if power is applied from multiple sources.

### Power via the MCU PORT connector

(when connected to Freescale Project Board [PBMCUSLK])

The application module is designed to be used with and powered from the PBMCUSLK. The application module will source power from the PBMCUSLK through connector J1. For configuring the power options of the Project Board, please read Project Board User Guide.

Refer to Figure 4 below for details on configuring power input from the integrated USB-BDM.

# Power via the application module integrated USB

This module is designed to draw power from the integrated USB BDM. This supports quick and easy application development and debug. The BDM is configured to provide 300mA of power to the module from the USB bus. The user must ensure this limit is not exceed; otherwise, the host PC will disconnect the USB bus forcing a target device reset. Damage to the module or the host PC may also result. Total power consumption must include the module and any external circuitry connected to the IO header at J1.

Refer to Figure 4 below for details on configuring power input from the integrated USB BDM.

# Power via the application module barrel connector

The on-board voltage regulator (VR1) accepts power input through a 2.1mm barrel connector (PWR). Input voltage may range from +6V to +18V. The voltage regulator (VR1) provides a +5V fixed output voltage with current output limited to 250mA. Over-temperature and over-current limit built into the voltage regulator provides protection from excessive stresses. Do not exceed the maximum output current limit of VR1 when attempting to power off-board circuitry through connector J1.

#### POWER SELECT

Power may be applied to the board from the integrated USB BDM, through a 2.1mm barrel connector, or through connector J1. Optionally, power may be routed through connector J1 to supply external circuitry. Power selection is achieved by using a 4-pos selection header. When attached to the PBMCUSLK, power is provide by the project board through connector J1.

Use caution when configuring this selection header. Applying power to the module through the on-board regulator and connector J1 at the same time may cause damage to the module.

#### **PWR SEL**

Figure 4: PWR\_SEL Option Header



NOTE: Exercise caution when configuring this selection header. Improper configuration may damage the module.

# **RESET Switch**

The RESET switch provides a method to apply an asynchronous RESET to the MCU. The RESET switch is connected directly to the RESET\* input on the MCU. Pressing the RESET switch applies a low voltage level to the RESET\* input. Pressing the reset switch causes the reset supervisor at LV1 to assert RESET for 150 ms. A pull-up bias resistor allows normal MCU operation. Shunt capacitance ensures an adequate input pulse width and debounces the RESET switch.

# Low Voltage RESET

A DS1813, low-voltage supervisor at LV1 protects the application module under-voltage conditions. LV1 will assert RESET when the 5V rail falls below the trip point of 4.62V. LV1 will assert RESET for approximately 150ms after voltage returns to nominal.

# **TIMING**

Timing input to the MCU is provided by a 4 MHz, fundamental frequency, crystal oscillator. The oscillator exhibits a frequency tolerance of ±30ppm. The timing input is configured for full-swing Pierce mode operation in all MCU configurations.

The XCLKS output is routed to test point VIA located near the MCU. The internal clock ECLKX2 is available at this via if needed.

# **COMMUNICATIONS**

The application module provides the user with 1 COM port and 1 CAN port on the module. COM1 is linked to SCI0 on the MCU. The RS-232 channel is configured as a DCE device. This allows a straight through cable between the module and the host PC.

Also, the MCU supports 2 additional CAN ports, 2 SPI ports, and 1IIC port depending on the MCU installed. Access to these communications ports is provided through connector J1. Physical layer support is not provided for this feature and must be provided by the user if needed. Refer to the MCU Device User Guide for details

#### **RS-232**

An RS-232 translator provides RS-232 to TTL/CMOS logic level translation on the COM connector. The COM connector is a 9-pin Dsub, right-angle connector. A ferrite bead on shield ground provides conducted immunity protection. Communication signals TXD and RXD are routed from the transceiver to the MCU. Communications signals TXD and RXD also connect to general purpose Port S signals on the MCU. Access to logic signals RTS and CTS are provided by vias located adjacent to the RS-232 PHY at U2.

**Table 4: COM Connections** 

| MCU Port | COM Signal | I/O PORT<br>CONNECTOR |
|----------|------------|-----------------------|
| PS1/TXD0 | TXD0       | J1-5                  |
| PS0/RXD0 | RXD1       | J1-7                  |

Communications signals TxD/RxD also route to connector J1 for use off-module if desired. When using these signals to drive off-module RS-232 devices the user should disconnect the on-board RS-232 transceiver. The COM\_EN header block allows the user connect or disconnect the RS-232 transceiver.

Figure 5: COM\_EN Header



NOTE: At this time the USB jumpers are not available and therefore no pins are connected to these signals.

#### **COM Connector**

A standard 9-pin D-sub connector provides external connection for COM1. The D-sub shell is connected to board ground through a ferrite bead. The ferrite bead provides noise isolation on the RS-232 connection. The figure below details the DB9 connector.

Figure 6: COM Connector



Female DB9 connector that interfaces to the MCU internal SCI0 serial port via the RS232 transceiver. It provides simple 2 wire asynchronous serial communications without flow control. Flow control is provided at test points on the board. A straight-through cable is used to connect the module to a DTE device such as a host PC.

Pins 1, 4, and 6 are connected together. Pins 7 and 8 are connected together.

### **MSCAN**

The application module provides one PCA82C250 high-speed CAN physical interface. A 3-pin connector provides connectivity to the off-board CAN bus. The CAN PHY connects to the CAN0 channel on the MCU. The PHY supports data rates up to 1 Mbps with slew-rate control. The figure below shows the pin-out of the CAN\_PORT connector.

Figure 7. CAN\_PORT Connector

| 1 | CAN_H |
|---|-------|
| 2 | GND   |
| 3 | CAN_L |

The CAN PHY connects to the CAN0 channel in the MCU

The installed MCU may provide support for additional CAN channels. All CAN channels supported are routed to the connector J1 for use if needed. Consult the Device User Guide for the installed MCU for further details.

# VRH/VRL

MCU inputs VRH and VRL provide the upper and lower voltage reference for the analog to digital (ATD) converter. By default, VRH is tied to VDD and VRL is tied to ground. Adequate filtering has been added to provide a voltage reference with minimal ripple. Either, or both, references may be isolated to provide alternate ATD input references. A test point via on each signal, labeled VRH, or VRL, provides an easy way to attach an alternate reference voltage.

A 0-ohm configuration resistor allows isolation of each reference voltage. Removing R6 isolates VRH while removing R7 isolates VRL. Install suitably sized 0-ohm resistors in these locations to restore the board to its default configuration.

Care must be exercised when using alternate input references. The associated configuration resistor must be removed before applying an alternate voltage reference or the board may be damaged. Also, no input protection is provided; incorrect configuration will damage the MCU. The table below summarizes the changes necessary to use alternate VRH and/or VRL.

**Table 5: ATD Reference Voltage** 

|    | Installed (Default) | Removed              |
|----|---------------------|----------------------|
| R6 | VRH = VDD           | VRH provided by user |
| R7 | VRL = GND           | VRL provided by user |

NOTE: Damage to the board may result if an alternate reference voltage is attached without first removing the associated configuration resistor.

### **USER I/O**

User I/O includes 2 push button switches, one 4-position DIP switch, 4 green LEDs, a potentiometer, and a photo-sensor. The sections below provide details on each User I/O. The User option header block enables or disables each User I/O individually.

#### **Switches**

The application module provides 2 push button switches and one 4-position DIP switch for user input. Each push button switch is an active low input. Freescale microcontrollers have integrated pull-up resistor bias to prevent indeterminate input conditions. The user must enable the internal pull-up bias before using the switch input. Pressing a push-button switch causes a low logic input on the associated input.

Each DIP switch position is an active low input. Use of the DIP switches requires enabling the associated PORTB pull-ups internal to the MCU to prevent indeterminate input conditions. Moving a DIP switch position to ON causes a low logic level on the associated input. Table 6 shows the associated connection signal for each switch. Table 7shows the associated USER enable position to enable each switch.

#### LED's

The application module provides 4 green LEDs for output indication. Each LED is an active low output. A current-limit resistor prevents excessive diode current. Writing a low logic level to an LED output causes the associated LED to turn on. Table 6 shows the associated connection signal for each LED. Table 7 shows the associated USER enable position to enable each LED.

#### POT

A single-turn, 3/8 inch, 5K ohm trimmer potentiometer (POT) has been provided as user, analog input. The part is decoupled to minimize noise during adjustment. The POT connects

to analog input PAD05/AN05 on the MCU. Table 6 shows the associated connection signal for the POT. Table 7 shows the associated USER enable position to enable the POT.

#### Photo-Sensor

A 4mm photocell light sensor exhibiting 23K – 33K ohms of output resistance has been provided. Output resistance is inversely related to incident light intensity. A gain stage (U5) amplifies the sensor output before connecting to the MCU. The SENSOR connects to analog input PAD04/AN04 on the MCU. Table 6 shows the associated signal connection for the sensor. Table 7 shows the associated USER enable position to enable the sensor.

# MCU Signals

The following table shows the connection for each user I/O device.

Table 6: User I/O

| USER | Ref Des | Signal                  | Description                |
|------|---------|-------------------------|----------------------------|
| 1    | SW1     | PP0/KWP0/PWM0/MISO1     | Push Button Switch 1 (SW1) |
| 2    | SW2     | PP1/KWP1/PWM1/MOSI1     | Push Button Switch 2 (SW2) |
| 3    | SW3-1   | PB0/ADDR0/DATA0         | DIP Switch 1 (DIP-SW1)     |
| 4    | SW3-2   | PB1/ADDR1/DATA1         | DIP Switch (DIP-SW2)       |
| 5    | SW3-3   | PB2 <i>ADDR2/DATA2</i>  | DIP Switch (DIP-SW3)       |
| 6    | SW3-4   | PB3/ADDR3/DATA3         | DIP Switch (DIP-SW4)       |
| 7    | LED1    | PB4/ <i>ADDR4/DATA4</i> | Green LED (LED1)           |
| 8    | LED2    | PB5/ADDR5/DATA5         | Green LED (LED2)           |
| 9    | LED3    | PB6/ <i>ADDR6/DATA6</i> | Green LED (LED3)           |
| 10   | LED4    | PB7/ <i>ADDR7/DATA7</i> | Green LED (LED4)           |
| 11   | RV1     | PAD05/AN05              | Potentiometer (RV1)        |
| 12   | RZ1     | PAD04/AN04              | Light Sensor (RZ1)         |

<sup>\*\*\*</sup>Not all signals are available for all microcontrollers. Those that may be affected by this are marked in *italic bold*.

# **User Option Enables**

The User option header block enables or disables each User I/O device individually. User I/O includes 4 green LEDs, 2 push button switches, one 4-position DIP switch, a Light Sensor, and a potentiometer. Installing a shunt enables the associated option. Removing a shunt disables the associated option. The table below shows the configuration option for each USER I/O.

**Table 7: USER Option Header** 

|       |     |    | Shunt     |         | ]                          |
|-------|-----|----|-----------|---------|----------------------------|
|       | USI | ΞR | Installed | Removed | Description                |
| SW1   | 1   | 2  | Enable    | Disable | Push Button Switch 1 (SW1) |
| SW2   | 3   | 4  | Enable    | Disable | Push Button Switch 2 (SW2) |
| SW3-1 | 5   | 6  | Enable    | Disable | DIP Switch 1 (DIP-SW1)     |
| SW3-2 | 7   | 8  | Enable    | Disable | DIP Switch (DIP-SW2)       |
| SW3-3 | 9   | 10 | Enable    | Disable | DIP Switch (DIP-SW3)       |
| SW3-4 | 11  | 12 | Enable    | Disable | DIP Switch (DIP-SW4)       |
| LED1  | 13  | 14 | Enable    | Disable | Green LED (LED1)           |
| LED2  | 15  | 16 | Enable    | Disable | Green LED (LED2)           |
| LED3  | 17  | 18 | Enable    | Disable | Green LED (LED3)           |
| LED4  | 19  | 20 | Enable    | Disable | Green LED (LED4)           |
| RV1   | 21  | 22 | Enable    | Disable | Potentiometer (RV1)        |
| RZ1   | 23  | 24 | Enable    | Disable | Light Sensor (RZ1)         |

# MCU I/O PORT

Connector J1 provides access to the microcontroller I/O signals. The figures below show the pin-out for the MCU I/O connector. Only signal XCLS is not available at connector J1.

Not all signals are available for all microcontrollers. Those that may be affected by this are marked in *italic bold*. Refer to microcontroller documentation to find out more about these resources. Not sure why you indicate signal not available on smaller packages. We only support the 80 pin package on this board

Figure 8: Connector J1

|                                | 4 0   |                      |
|--------------------------------|-------|----------------------|
| $V_{AUX}$                      |       | PE1/IRQ*             |
| GND                            |       | RESET*               |
| PS1/TXD0                       |       | MODC/BKGD            |
| PS0/RXD0                       | 7 8   | PP7/KWP7/PWM7/SCK2   |
| PP0/KWP0/PWM0/MISO1            | 9 10  | PAD07/AN07           |
| PP1/KWP1/PWM1/MOSI1            | 11 12 | PAD06/AN06           |
| PT0/IOC0                       | 13 14 | 1 PAD05/AN05         |
| PT1/IOC1                       | 15 16 | PAD04/AN04           |
| PM4/RXCAN2/RXCAN0/RXCAN4/MOSI0 | 17 18 | PAD00/AN00           |
| PM2/RXCAN1/RXCAN0/MISO0        | 19 20 | PAD01/AN01           |
| PM5/TXCN2/TXCAN0/TXCAN4/SCK0   | 21 22 | PAD02/AN02           |
| PM3/TXCAN1/TXCAN0/SS0*         | 23 24 | PAD03/AN03           |
| PA7/ <b>ADDR15/DATA15</b>      | 25 26 | PJ7/KWJ7/TXCAN4/SCL0 |
| PA6/ <b>ADDR14/DATA14</b>      | 27 28 | PJ6/KWJ6/RXCAN4/SDA0 |
| PA5/ <b>ADDR13/DATA13</b>      | 29 30 | PP2/KPP2/PWM2/SCK1   |
| PA4/ <b>ADDR12/DATA12</b>      | 31 32 | PP3/KWP3/PWM3/SS1*   |
| PA3/ <b>ADDR11/DATA11</b>      | 33 34 | PP4/KWP4/PWM4/MISO2  |
| PA2/ <b>ADDR10/DATA10</b>      | 35 36 | PP5/KWP5/PWM5/MOSI2  |
| PA1/ <b>ADDR9/DATA9</b>        | 37 38 | PS2/RXD1             |
| PA0/ <b>ADDR8/DATA8</b>        | 39 40 | PS3/TXD1             |
| PB7/ <b>ADDR7/DATA7</b>        | 41 42 | PE0/XIRQ*            |
| PB6/ <b>ADDR6/DATA6</b>        | 43 44 | PE2/ <b>RW</b>       |
| PB5/ <b>ADDR5/DATA5</b>        | 45 46 | PE3/ <b>LSTRB</b> *  |
| PB4/ <b>ADDR4/DATA4</b>        | 47 48 | PE4/ <b>ECLK</b>     |
| PB3/ <b>ADDR3/DATA3</b>        | 49 50 | PT2/IOC2             |
| PB2/ <b>ADDR2/DATA2</b>        | 51 52 | PT3/IOC3             |
| PB1/ <b>ADDR1/DATA1</b>        | 53 54 | PT4/IOC4             |
| PB0/ <b>ADDR0/DATA0</b>        | 55 56 | PT5/IOC5             |
| PM1/TXCAN0/ <i>TXB</i>         | 57 58 | PT6/IOC6             |
| PM0/RXCAN0/ <b>RXB</b>         | 59 60 | PT7/IOC7             |
|                                |       | <del>_</del>         |

# **Support**

For easy answers to your questions, and to get the most out of your support experience, Freescale recommends that you use these resources in the following order:

| For frequently asked questions (FAQs), latest updates, and listing of known bugs and solutions. | www.freescale.com\universityprograms OR www.axman.com\support |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Ask your questions to our online developer community                                            | www.freescale.com\forums                                      |
| Ask your questions directly to Freescale representative                                         | www.freescale.com\support                                     |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### E-mail:

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150

LDCForFreescaleSeminconductor@hibbertgroup.com

# Design and/or Manufacturing services for this product provided by:



Axiom Manufacturing 2813 Industrial Lane Garland, Tx. 75041 Phone: 972-926-9303 Web: www.axman.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application. Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale  $^{\text{TM}}$  and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

All other product or service names are the property of their respective owners.

